Please use this identifier to cite or link to this item: http://148.72.244.84/xmlui/handle/xmlui/16007
Title: An area efficient memory-less ROM design architecture for direct digital frequency synthesizer
Authors: صلاح حسن ابراهيم درويش الكروي, Alkurwy, Salah
Keywords: thesizer (DDFS)
Read only memory (ROM)
Issue Date: 2020
Publisher: جامعة ديالى / University OF Diyala
Citation: https://www.scopus.com/authid/detail.uri?authorId=54789781200
Abstract: This paper introduces a new technique of designing a read-only memory (ROM) circuit, namely; memory-less ROM as a novel approach to designing the ROM lookup table (LUT) circuit for use in a direct digital frequency synthesizer (DDFS). The proposed DDFS design uses the pipelined phase accumulator (PA) based on the kogge-stone (KS) adder. Verilog HDL programming is encoded on the architecture circuit of pipelined PA and contrasted with other PA based on various adders. The obtained results define the KS adder as having good capabilities for improving the throughput.In addition to the quarter symmetry technique, the built memory-less ROM to obtain the quarter sine amplitude waveform is proposed and implemented in the DDFS system. The implementation of the proposed technique replaces the necessary ROM registers (384 D flip-flops) and multiplexers with simple logic gate circuits instead of traditional ROMs. This technique would reduce the area size and cell count by 56% and 32.6% respectively.
URI: http://148.72.244.84/xmlui/handle/xmlui/16007
ISSN: 2088-8708
Appears in Collections:نتاجات باحتي الجامعة (سكوباس) لعام 2020(Scopus)

Files in This Item:
File Description SizeFormat 
552.png30.08 kBimage/pngView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.