Please use this identifier to cite or link to this item: http://148.72.244.84/xmlui/handle/xmlui/4452
Title: Low Power and High Speed DFT Architecture
Authors: Ahmed K. Jameil
Keywords: erilog-HDL
DFT
Synchronous Dataflow Graph (SDFG)
Issue Date: 2016
Publisher: University of Diyala – College of Engineering
Abstract: Discrete Fourier Transform (DFT) plays essential role in many signal processing applications. In this paper, novel hardware architecture is presented for DFT. It is based on various transform sizes (N) in aim to provide low power and high speed for modern multimedia applications. The proposed architecture uses two Multipliers and adders to perform the computation of DFT for different sizes of input data. Full analysis of architecture is discussed thoroughly for various transform sizes (N). This analysis consists of power consumption, hardware cost and speed parameters discussion. In addition, the implementation of this architecture in Field Programmable Gate Arrays (FPGA) is explained. Less than 1.62 mW dynamic power consumption for N=128 at 100 MHz operating frequency is achieved by proposed architecture. Finally, the comparison with state of art architectures results reveals that the proposed architecture outperforms other architectures in terms of speed and hardware cost.
URI: http://148.72.244.84:8080/xmlui/handle/xmlui/4452
ISSN: 1999-8716
https://djes.info/index.php/djes
Appears in Collections:مجلة ديالى للعلوم الهندسية / Diyala Journal of Engineering Sciences (DJES)

Files in This Item:
File Description SizeFormat 
AHMAD KH JAMEEL 8.pdf715 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.